A Practical Guide for SystemVerilog Assertions

A Practical Guide for SystemVerilog Assertions

Srikanth Vijayaraghavan, Meyyappan Ramanathan
Πόσο σας άρεσε αυτό το βιβλίο;
Ποια είναι η ποιότητα του ληφθέντος αρχείου;
Κατεβάστε το βιβλίο για να αξιολογήσετε την ποιότητά του
Ποια είναι η ποιότητα των ληφθέντων αρχείων;
SystemVerilog language consists of three very specific areas of constructs - design, assertions and testbench. Assertions add a whole new dimension to the ASIC verification process. Assertions provide a better way to do verification proactively. Traditionally, engineers are used to writing verilog test benches that help simulate their design. Verilog is a procedural language and is very limited in capabilities to handle the complex Asic's built today. SystemVerilog assertions (SVA) are a declarative and temporal language that provides excellent control over time and parallelism. This provides the designers a very strong tool to solve their verification problems. While the language is built solid, the thinking is very different from the user's perspective when compared to standard verilog language. The concept is still very new and there is not enough expertise in the field to adopt this methodology and be successful. While the language has been defined very well, there is no practical guide that shows how to use the language to solve real verification problems. This book will be the practical guide that will help people to understand this new methodology.
Κατηγορίες:
Έτος:
2005
Έκδοση:
1
Εκδότης:
Springer
Γλώσσα:
english
Σελίδες:
334
ISBN 10:
0387260498
ISBN 13:
9780387260495
Αρχείο:
PDF, 11.41 MB
IPFS:
CID , CID Blake2b
english, 2005
Κατεβάστε (pdf, 11.41 MB)
Η μετατροπή σε βρίσκεται σε εξέλιξη
Η μετατροπή σε απέτυχε

Φράσεις κλειδιά